

# OLED DISPLAY MODULE

# **Preliminary Product Specification**

| CUSTOMER             | Standard     |      |
|----------------------|--------------|------|
| PRODUCT<br>NUMBER    | DD-9696FC-2A |      |
| CUSTOMER<br>APPROVAL |              | Date |

| INTERNAL APPROVALS                   |            |  |  |  |
|--------------------------------------|------------|--|--|--|
| Product Mgr Doc. Control Electr. Eng |            |  |  |  |
| Bazile<br>Peter                      | Luo<br>Luo |  |  |  |
|                                      |            |  |  |  |



# TABLE OF CONTENTS

| MA                                                                          | AIN FEATURES                                                                                                                                                                                                                | 4                                                                                                                                                                                                                                                                                                    |
|-----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ME                                                                          | CHANICAL SPECIFICATION                                                                                                                                                                                                      | 5                                                                                                                                                                                                                                                                                                    |
| 2.1<br>2.2                                                                  |                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                      |
| EL                                                                          | ECTRICAL SPECIFICATION                                                                                                                                                                                                      | 7                                                                                                                                                                                                                                                                                                    |
| 3.1<br>3.2<br>3.3                                                           | ELECTRICAL CHARACTERISTICS                                                                                                                                                                                                  | 8                                                                                                                                                                                                                                                                                                    |
| BL                                                                          | OCK DIAGRAM                                                                                                                                                                                                                 | .11                                                                                                                                                                                                                                                                                                  |
| 4.1                                                                         | TIMING CHARACTERISTICS                                                                                                                                                                                                      | . 12                                                                                                                                                                                                                                                                                                 |
| OP                                                                          | TICAL SPECIFICATION                                                                                                                                                                                                         | . 17                                                                                                                                                                                                                                                                                                 |
| 5.1                                                                         | OPTICAL CHARACTERISTICS                                                                                                                                                                                                     | .17                                                                                                                                                                                                                                                                                                  |
| FU                                                                          | NCTIONAL SPECIFICATION                                                                                                                                                                                                      | . 18                                                                                                                                                                                                                                                                                                 |
| <ul> <li>6.1</li> <li>6.2</li> <li>6.3</li> <li>6.4</li> <li>6.5</li> </ul> | POWER UP/DOWN SEQUENCE<br>RESET CIRCUIT<br>ACTUAL APPLICATION EXAMPLE                                                                                                                                                       | . 18<br>. 19<br>. 20                                                                                                                                                                                                                                                                                 |
| QU                                                                          | ALITY ASSURANCE SPECIFICATION                                                                                                                                                                                               | .23                                                                                                                                                                                                                                                                                                  |
| 7.1<br>7.2<br>7.3                                                           | DELIVERY ASSURANCE                                                                                                                                                                                                          | .23                                                                                                                                                                                                                                                                                                  |
| RE                                                                          | LIABILITY SPECIFICATION                                                                                                                                                                                                     | . 28                                                                                                                                                                                                                                                                                                 |
| 8.1<br>8.2                                                                  |                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                      |
| HA                                                                          | NDLING PRECAUTIONS                                                                                                                                                                                                          | . 29                                                                                                                                                                                                                                                                                                 |
| 9.1<br>9.2<br>9.3<br>9.4<br>9.5                                             | STORAGE PRECAUTIONS<br>DESIGNING PRECAUTIONS<br>OTHER PRECAUTIONS                                                                                                                                                           | . 30<br>. 30<br>. 31                                                                                                                                                                                                                                                                                 |
| ) SU                                                                        | PPORTED ACCESSORIES                                                                                                                                                                                                         | . 32                                                                                                                                                                                                                                                                                                 |
| 10.1<br>10.2<br>10.3<br>10.4                                                | TRANSITION BOARD CARD<br>CONNECTOR BOARD CARD                                                                                                                                                                               | . 32                                                                                                                                                                                                                                                                                                 |
|                                                                             | ME<br>2.1<br>2.2<br>EL<br>3.1<br>3.2<br>3.3<br>BL<br>4.1<br>OP<br>5.1<br>FU<br>6.1<br>6.2<br>6.3<br>6.4<br>6.5<br>QU<br>7.1<br>7.2<br>7.3<br>RE<br>8.1<br>8.2<br>HA<br>9.1<br>9.2<br>9.3<br>9.4<br>9.5<br>U<br>10.1<br>10.2 | MECHANICAL SPECIFICATION         2.1       MECHANICAL CHARACTERISTICS         2.2       MECHANICAL DRAWING         ELECTRICAL SPECIFICATION         3.1       ABSOLUTE MAXIMUM RATINGS         3.2       ELECTRICAL CHARACTERISTICS         3.3       INTERFACE PIN ASSIGNMENT         BLOCK DIAGRAM |

| Product No. | DD-9696FC-2A | REV. D | ] | Daga | 2/22 |
|-------------|--------------|--------|---|------|------|
| Product No. |              |        |   | Page | 2/32 |



#### **REVISION RECORD**

| Rev. | Date      | Page | Chapt. | Comment                            | ECR no. |
|------|-----------|------|--------|------------------------------------|---------|
| A    | 21 Feb 12 |      |        | First Issue                        |         |
| В    | 01 Oct 12 | 9    | 3.3    | Error on Pin 14~21 been rectified  |         |
| С    | 28 Nov 12 | 32   | 10     | Update the part number information |         |
| D    | 26 Jul 13 | 32   | 10     | Update EVK board part number       |         |
|      |           |      |        |                                    |         |
|      |           |      |        |                                    |         |
|      |           |      |        |                                    |         |
|      |           |      |        |                                    |         |

| Product No. | DD-9696FC-2A | REV. D | Daga | 2/22  |
|-------------|--------------|--------|------|-------|
| Product No. |              |        | Page | 57 52 |



# **1 MAIN FEATURES**

| ITEM                  | CONTENTS                |
|-----------------------|-------------------------|
| Display Format        | 96 x 96 Dots            |
| Overall Dimensions    | 25.90 x 30.10 x 1.30 mm |
| Colour                | 65.536 Colour           |
| Active Area           | 19.852 x 19.852 mm      |
| Viewing Area          | 21.852 x 21.852 mm      |
| Display Mode          | Passive Matrix 1.10"    |
| Driving Method        | 1/96 duty               |
| Driver IC             | SEPS114A                |
| Operating temperature | -40 ~ +70               |
| Storage temperature   | -40 ~ +85               |

| Product No  | DD-9696FC-2A | REV. D | Daga | 4 / 22 |
|-------------|--------------|--------|------|--------|
| Product No. |              |        | Page | 4/32   |



# **2 MECHANICAL SPECIFICATION**

## 2.1 MECHANICAL CHARACTERISTICS

| ITEM                 | CHARACTERISTIC       | UNIT |
|----------------------|----------------------|------|
| Display Format       | 96(RGB) x 96         | Dots |
| Overall Dimensions   | 25.90 x 30.10 x 1.3  | mm   |
| Viewing Area         | 21.852 x 21.852      | mm   |
| Active Area          | 19.852 x 19.852      | mm   |
| Dot Size             | $0.049 \times 0.187$ | mm   |
| Dot Pitch            | $0.069 \times 0.207$ | mm   |
| Weight               | 2.07                 | g    |
| IC Controller/Driver | SEPS114A             |      |

| Product No. | DD-9696FC-2A | REV. D | Daga | 5/20 |
|-------------|--------------|--------|------|------|
| Product No. |              |        | Page | 3732 |





Copyright ©2012 DENSITRON TECHNOLOGIES plc. All rights reserved. - Proprietary Data

# DENSITRON®



# **3 ELECTRICAL SPECIFICATION**

# 3.1 ABSOLUTE MAXIMUM RATINGS

|                                 |                   |        |     | VSS =     | 0 V, Ta = 25 ℃ |
|---------------------------------|-------------------|--------|-----|-----------|----------------|
| Item                            | Symbol            | Min    | Max | Unit      | Note           |
| Supply Voltage for<br>Operation | V <sub>DD</sub>   | -0.3   | 4   | V         |                |
| Supply Voltage for I/O          | V <sub>DDIO</sub> | -0.3   | 4   | V         | Note 1,2       |
| Supply Voltage for<br>Display   | Vcc_c             | -0.3   | 15  | V         |                |
| Operating Temperature           | Тор               | -40    | 70  | $^{ m C}$ | Note 3         |
| Storage Temperature             | T <sub>STG</sub>  | -40    | 85  | °C        | Note 3         |
| Life Time(100cd/m2)             | 1                 | 10,000 | -   | hour      | Note 4         |

Note 1: All the above voltages are on the basis of "VSS=0V".

Note 2: When this module is used beyond above absolute maximum ratings, permanent damage to the module may occur. Also for normal operations it's desirable to use this module under the conditions according to Section 3.2 "Electrical Characteristics" and section 4 "optical characteristic. If this module is used beyond these conditions the module may malfunction and the reliability could deteriorate.

Note 3: The defined temperature ranges do not include the polarizer. The maximum withstood temperature of the polarizer should be 80  $^{\circ}$ C.

Note 4: Vcc\_c = 12.0V, Ta =25 °C, 50% Checkerboard. Software configuration follows Section 6.4 Initialization. End of lifetime is specified as 50% of initial brightness reached. The average operating lifetime at room is estimated by the accelerated operation at high temperature conditions.

**Characteristics** Min Max Unit Symbol Тур Conditions Supply Logic Voltage V V<sub>DD</sub> 2.4 2.8 3.3 for Operation. Supply Voltage for I/O V VDDIO 1.65 2.8  $V_{DD}$ Pins Supply Voltage for Note 5 11.5 12 12.5 V Vcc c Display V High Level Input VIH  $0.8 \mathrm{x} \mathrm{V}_{\mathrm{DD}}$ VDD \_  $V_{II}$ V Low Level Input 0 0.4 High Level Output V VOH  $I_{OH} = -0.1 \text{mA}$  $V_{DD-0.4}$ Low Level Output Vol 0.4  $I_{OL} = -0.1 \text{mA}$ Operating Current for 3.5  $I_{DD}$ -1.5 mA  $V_{DD}$ Note 6 8.0 6.4 mA \_ Operating Current for Note 7 9.5 12.0  $I_{CC\_C}$ mA -V<sub>CC\_C</sub> Note 8 16.0 20.0 mA \_ Sleep Mode Current for IDD, SLEEP 3 5 μA \_ V<sub>DD</sub> Sleep Mode Current for ICC\_C, 1 5 μA \_ V<sub>CC C</sub> SLEEP

**NENISITR** 

DISPI AYS

## 3.2 ELECTRICAL CHARACTERISTICS

Note 5: Brightness (Lbr) and Supply Voltage for Display ( $V_{CC_C}$ ) are subject to the change of the panel characteristics and the customer's request.

Note 6:  $V_{DD} = 2.8V$ ,  $V_{CC} = 12.0V$ , 30% Display area turned on.

Note 7:  $V_{DD} = 2.8V$ ,  $V_{CC} = 12.0V$ , 50% Display area turned on

Note 8:  $V_{DD} = 2.8V$ ,  $V_{CC} = 12.0V$ , 100% Display area turned on

| Product No. | DD-9696FC-2A | REV. D | Dega | 8/22 |
|-------------|--------------|--------|------|------|
| Product No. |              |        | Page | 8/32 |

# DENSITRON®

# 3.3 INTERFACE PIN ASSIGNMENT

| No.    | Sy     | mbol | I/O         | Function                                                                                                                                                                                                                                                                                        |
|--------|--------|------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1      | Ν      | I.C. | -           | Reserved Pin (Supporting Pin).<br>The supporting pin can reduce the influences from stresses on<br>the function pins. These pins must be connected to external<br>ground as the ESD protection circuit.                                                                                         |
| 2      | V      | SSH  | Р           | Ground of OEL Panel.<br>This is the ground pins for analog circuits. It must be connected<br>to external ground.                                                                                                                                                                                |
| 3      | VC     | CC_R | Р           | Voltage Output High Level for Scan Signal<br>This is the scan driver power supply pin. A tantalum capacitor<br>should be connected between this pin and VSS.                                                                                                                                    |
| 4      | V      | CC_C | Р           | Power Supply for OEL Panel<br>This is the most positive voltage supply pin of the chip. It must<br>be connected to external source.                                                                                                                                                             |
| 5      | V      | DDR  | Р           | Power Supply for Core Logic Circuit<br>This is a voltage supply pin. It can be supplied externally or<br>regulated internally from VDD. A capacitor should be<br>connected between this pin & VSS under all circumstances.                                                                      |
| 6      | V      | 'DD  | Р           | Power Supply for Operation<br>This is a voltage supply pin. It must be connected to external<br>source.                                                                                                                                                                                         |
| 7      | P      | SEL  | I           | Regulator Enable/Disable for Logic Power Supply<br>This pin is the regulator enable/disable input of VDDR. If it is<br>connected to VDD, the internal regulator is used. Otherwise, an<br>external voltage supplier should be used.                                                             |
| 8      | VI     | DDIO | Р           | Power Supply for I/O Pin<br>This pin is a power supply pin of I/O buffer. It should be<br>connected to VDD or external source. All I/O signal should<br>have VIH reference to VDDIO. When I/O signal pins (C80, PS,<br>D0~D7, control signals) pull high, they should be connected<br>to VDDIO. |
| 9      | R      | STB  | Ι           | Power Reset for Controller and Driver.<br>This pin is reset signal input. When the pin is low, initialization<br>of the chip executed.                                                                                                                                                          |
| 10     | W      | /RB  | Ι           | Read/Write Select or Write.         68XX Parallel Interface: Read (Low)/Write(High) Select         80XX Parallel Interface: Write Strobe Signal.         (Active Low)         While using SPI, it must be connected to Vdd or Vss                                                               |
| 11     | R      | RDB  | I           | Read/Write Enable or Read.         68XX Parallel Interface: Bus Enabled Strobe         (Active High)         80XX Parallel Interface: Read Strobe Signal         (Active Low)         While using SPI, It must be connected to Vdd or Vss.                                                      |
| 12     | C      | CSB  | I           | Chip Select.<br>Low: SEPS114A is selected and can be accessed<br>High: SEPS11A is not selected and cannot be accessed                                                                                                                                                                           |
| 13     |        | A0   | Ι           | Data/Command Control.<br>Low: Command<br>High: Parameter/Data                                                                                                                                                                                                                                   |
| 14~21  | D      | )~D7 | I/O         | Host Data Input/Output Bus.<br>These pins are 8-bit bi-directional data bus to be connected to                                                                                                                                                                                                  |
| Produe | ct No. | DI   | D-9696FC-2A | A REV. D Page 9 / 32                                                                                                                                                                                                                                                                            |

|    |                  |     | the microprocessor's data bus.                                      |  |  |  |  |
|----|------------------|-----|---------------------------------------------------------------------|--|--|--|--|
|    |                  |     | · · · · · · · · · · · · · · · · · · ·                               |  |  |  |  |
|    |                  |     |                                                                     |  |  |  |  |
|    |                  |     | D[0] SCL: Synchronous Clock Input                                   |  |  |  |  |
|    |                  |     | 0 D[1] SDI : Serial Data Input                                      |  |  |  |  |
|    |                  |     | D[2] SDO: Serial Data Output                                        |  |  |  |  |
|    |                  |     | D[3] R/W : Serial Read(High)/Write(low)                             |  |  |  |  |
|    |                  |     | 1 8-bit Bus: D[7:0]                                                 |  |  |  |  |
|    |                  |     | While Using SPI, the unused pins must be connected to Vss.          |  |  |  |  |
|    |                  |     | Select Parallel/Serial Interface Type                               |  |  |  |  |
| 22 | PS               |     | Low: Serial Interface                                               |  |  |  |  |
|    |                  |     | High: Parallel Interface                                            |  |  |  |  |
|    |                  |     | Select the CPU Type                                                 |  |  |  |  |
| 23 | C80              | I   | Low: 80XX-Series MCU                                                |  |  |  |  |
|    |                  |     | High: 68XX-Series MCU                                               |  |  |  |  |
|    |                  |     | Fine Adjustment for Oscillation                                     |  |  |  |  |
|    |                  |     | The frequency is controlled by external 27kÙ resistor between       |  |  |  |  |
| 24 | OSC1             | I   | OSC1 and OSC2. The oscillator signal is used for system clock       |  |  |  |  |
| 25 | OSC2             | 0   | generation.                                                         |  |  |  |  |
|    |                  | -   | When the external clock mode is selected, OSC1 is used              |  |  |  |  |
|    |                  |     | external clock input.                                               |  |  |  |  |
|    |                  |     | Current Reference for Brightness Adjustment.                        |  |  |  |  |
| 26 | IDEE             | T/O | This is the current reference pin to generate precharge and         |  |  |  |  |
| 26 | IREF             | I/O | driving current. A $39k\Omega$ resistor should be connected between |  |  |  |  |
|    |                  |     | this pin and Vss.                                                   |  |  |  |  |
|    |                  |     | Ground                                                              |  |  |  |  |
|    | TIGG             |     | This is a ground pin. It also acts as a reference for the logic     |  |  |  |  |
| 27 | VSS              | Р   | pins, the OLED driving voltages, and the analogue circuits. It      |  |  |  |  |
|    |                  |     | must be connected to external ground.                               |  |  |  |  |
| 20 |                  |     | External Voltage Reference for Pre-charge Signal                    |  |  |  |  |
| 28 | BPRE             |     | This is the precharge driving voltages for OEL driving segment      |  |  |  |  |
| 29 | GPRE             | I/O | pins respectively.                                                  |  |  |  |  |
| 30 | RPRE             |     | A zener diode should be connected between this pin and VSS.         |  |  |  |  |
|    |                  |     | Power Supply for OEL Panel                                          |  |  |  |  |
| 31 | Vara             | Р   | This is the most positive voltage supply pin of the chip. It must   |  |  |  |  |
| 51 | $V_{CC_C}$       | 1   | be connected to external source.                                    |  |  |  |  |
|    |                  |     | Voltage Output High Level for Scan Signal                           |  |  |  |  |
| 32 | $\mathbf{V}_{z}$ | Р   |                                                                     |  |  |  |  |
| 32 | $V_{CC_R}$       | Р   | This is the scan driver power supply pin. A tantalum capacitor      |  |  |  |  |
|    |                  |     | should be connected between this pin and VSS.                       |  |  |  |  |
| 22 | VCOL             | Б   | Ground of OEL Panel.                                                |  |  |  |  |
| 33 | VSSH             | Р   | This is the ground pins for analog circuits. It must be connected   |  |  |  |  |
|    |                  |     | to external ground.                                                 |  |  |  |  |
|    |                  |     | Reserved Pin (Supporting Pin).                                      |  |  |  |  |
| 34 | N.C(GND)         | _   | The supporting pin can reduce the influences from stresses on       |  |  |  |  |
| 57 |                  |     | the function pins. These pins must be connected to external         |  |  |  |  |
|    |                  |     | ground as the ESD protection circuit.                               |  |  |  |  |

DENSITR

®

DISPLAYS

| Product No  | DD-9696FC-2A | REV. D | Daga | 10/32 |
|-------------|--------------|--------|------|-------|
| Product No. |              |        | Page | 10/32 |



## **4 BLOCK DIAGRAM**



MCU Interface Selection: PS, C80 Pins connected to MCU interface: RSTB, WRB, RDB, CSB, A0, and D0~D7 C1, C3, C5:  $0.1\mu$ F C2, C4, C8:  $4.7\mu$ F C6, C9:  $4.7\mu$ F / 25V Tantalum Capacitor C7:  $2.2\mu$ F R1: 39k $\Omega$ R2: 27k $\Omega$ D1: 2.7V, 0.5W Zener Diode

| Product No. | DD-9696FC-2A | REV. D | Dago | 11/22 |
|-------------|--------------|--------|------|-------|
| Floduct No. |              |        | Page | 11/32 |

# 4.1 TIMING CHARACTERISTICS

### 4.1.1 AC CHARACTERISTICS

## 4.1.1.1 80XX-Series MPU Parallel Interface Timing Characteristics:

| $(V_{DD} = 2.8V)$  | $T_{a} = 25 \ \text{C}$     | _   |     |      |            |
|--------------------|-----------------------------|-----|-----|------|------------|
| Symbol             | Description                 | Min | Max | Unit | Port       |
| t <sub>AS8</sub>   | Address Setup Timing        | 5   | -   | ns   | CSB        |
| t <sub>AH8</sub>   | Address Hold Timing         | 5   | -   | ns   | <b>A</b> 0 |
| t <sub>cycs</sub>  | System Cycle Timing         | 200 | -   | ns   |            |
| t <sub>rdlrs</sub> | Read "L" Pulse Width        | 90  | -   | ns   | RDB        |
| t <sub>RDHR8</sub> | Read "H" Pulse Width        | 90  | -   | ns   |            |
| t <sub>cycs</sub>  | System Cycle Timing         | 100 | -   | ns   |            |
| t <sub>wrlws</sub> | Write "L" Pulse Width       | 45  | -   | ns   | WRB        |
| t <sub>wRHWS</sub> | Write "H" Pulse Width       | 45  | -   | ns   |            |
| t <sub>RDD8</sub>  | Read Data Output Delay Time | _   | 60  | ns   |            |
| t <sub>rdhs</sub>  | Data Hold Timing            | 0   | 60  | ns   | 0[7:0]     |
| t <sub>DS8</sub>   | Data Setup Timing           | 30  | -   | ns   | D[7:0]     |
| t <sub>DH8</sub>   | Data Hold Timing            | 10  | -   | ns   |            |

\* All the timing reference is 10% and 90% of  $V_{\text{DDIO}}.$ 

| Product No. | DD-9696FC-2A | REV. D | Daga | 12/22 |
|-------------|--------------|--------|------|-------|
| Floduct No. |              |        | Page | 12/32 |





| Product No. | DD-9696FC-2A | REV. D | Dego | 12/22 |
|-------------|--------------|--------|------|-------|
| Product No. |              |        | Page | 13/32 |



| Symbol            | Description                 |              | Min | Мах | Unit | Port   |
|-------------------|-----------------------------|--------------|-----|-----|------|--------|
| ÷                 | Address Setup Timing        | (Read)       | 10  | -   | ns   |        |
| t <sub>ah6</sub>  | Address Setup Timing        | (Write)      | 5   | -   | ns   | CSB    |
|                   | Address Hold Timing         | (Read)       | 10  | -   | ns   | RS     |
| t <sub>AS6</sub>  | Address Hold Timing         | (Write)      | 5   | -   | ns   |        |
| t <sub>cyc6</sub> | System Cycle Timing         |              | 200 | -   | ns   |        |
| t <sub>ELR6</sub> | Read "L" Pulse Width        |              | 90  | -   | ns   |        |
| t <sub>EHR6</sub> | Read "H" Pulse Width        |              | 90  | -   | ns   | E      |
| t <sub>cyc6</sub> | System Cycle Timing         |              | 100 | -   | ns   |        |
| t <sub>elw6</sub> | Write "L" Pulse Width       |              | 45  | -   | ns   |        |
| t <sub>EHW6</sub> | Write "H" Pulse Width       |              | 45  | -   | ns   |        |
| t <sub>RDD6</sub> | Read Data Output Delay Time | * CL = 15p5  | 0   | 70  | ns   |        |
| t <sub>RDH6</sub> | Data Hold Timing            | •* CL = 15pF | 0   | 70  | ns   | 0[7:0] |
| t <sub>DS6</sub>  | Data Setup Timing           |              | 40  | -   | ns   | D[7:0] |
| t <sub>DH6</sub>  | Data Hold Timing            |              | 10  | -   | ns   |        |

## 4.1.1.2 68XX-Series MPU Parallel Interface Timing Characteristics:

 $^{\ast}$  All the timing reference is 10% and 90% of V\_{DDIO}.

| Product No. | DD-9696FC-2A | REV. D | Dago | 14/22 |
|-------------|--------------|--------|------|-------|
| Product No. |              |        | Page | 14/32 |





| Product No. | DD-9696FC-2A | REV. D | Dego | 15/22 |
|-------------|--------------|--------|------|-------|
| Flouuct No. |              |        | Page | 13732 |



| Symbol            | Description         | Min | Max | Unit | Port |
|-------------------|---------------------|-----|-----|------|------|
| t <sub>cycs</sub> | Serial Clock Cycle  | 200 | -   | ns   |      |
| t <sub>slw</sub>  | SCL "L" Pulse Width | 90  | -   | ns   | SCL  |
| t <sub>shw</sub>  | SCL "H" Pulse Width | 90  | -   | ns   |      |
| t <sub>DSS</sub>  | Data Setup Timing   | 25  | -   | ns   | CDI  |
| t <sub>DHS</sub>  | Data Hold Timing    | 25  | -   | ns   | SDI  |
| t <sub>css</sub>  | CSB-SCL Timing      | 25  | -   | ns   | CCP  |
| t <sub>csH</sub>  | CSB-Hold Timing     | 25  | -   | ns   | CSB  |
| t <sub>RSS</sub>  | RS-SCL Timing       | 25  | -   | ns   | 40   |
| t <sub>RSH</sub>  | RS-Hold Timing      | 25  | -   | ns   | A0   |

# **4.1.1.3 Serial Interface Timing Characteristics**

 $^{\ast}$  All the timing reference is 10% and 90% of V\_{DDIO}.



| Product No. | DD-9696FC-2A | REV. D | Page | Daga | 16/22 |
|-------------|--------------|--------|------|------|-------|
| Floduct No. |              |        |      | rage | 16/32 |



# **5 OPTICAL SPECIFICATION**

## 5.1 OPTICAL CHARACTERISTICS

| Characteristics         | Symbol          | Condition   | Min  | Тур       | Max  | Unit              |
|-------------------------|-----------------|-------------|------|-----------|------|-------------------|
| Brightness              | L <sub>br</sub> | Note 1      | 80   | 100       | -    | cd/m <sup>2</sup> |
| C.I.E.(White)           | (X)             | C.I.E. 1931 | 0.26 | 0.30      | 0.34 |                   |
| C.I.E. (winte)          | (Y)             | C.I.E. 1951 | 0.29 | 0.33      | 0.37 | -                 |
| C.I.E.(Red)             | (X)             | C.I.E. 1931 | 0.60 | 0.64      | 0.68 |                   |
| C.I.E.(Ked)             | (Y)             | C.I.E. 1931 | 0.30 | 0.34      | 0.38 | -                 |
| C.I.E.(Green)           | (X)             | C.I.E. 1931 | 0.27 | 0.31      | 0.35 |                   |
| C.I.E.(Gleen)           | (Y)             | C.I.E. 1951 | 0.58 | 0.62      | 0.66 | -                 |
| $C \downarrow E (Dluc)$ | (X)             | C.I.E. 1931 | 0.10 | 0.14      | 0.18 |                   |
| C.I.E.(Blue)            | (Y)             | C.I.E. 1931 | 0.12 | 0.16      | 0.20 |                   |
| Dark Room<br>Contrast   | CR              |             | -    | >10,000:1 | -    | -                 |
| View Angle              |                 |             |      | Free      | -    | degree            |

Note 1: Optical measurement taken at  $V_{DD} = 2.8V$ ,  $V_{CC} = 12.0V$ Software configuration follows Section 5.4 Initialization.

| Product No. | DD-9696FC-2A | REV. D | Dago | 17/22 |
|-------------|--------------|--------|------|-------|
| Product No. |              |        | Page | 17752 |



# **6 FUNCTIONAL SPECIFICATION**

#### 6.1 COMMANDS

Please refer to the Technical Manual for the SEPS114A

### 6.2 POWER UP/DOWN SEQUENCE

To protect panel and extend the panel life time, the driver IC power up/down routine should include a delay period between high voltage and low voltage power sources during turn on/off. It gives the panel enough time to complete the action of charge and discharge before/after the operation.

#### 6.2.1 POWER UP SEQUENCE:

- 1. Power up V<sub>DD &</sub> V<sub>DDIO</sub>
- 2. Send Display off command
- 3. Initialisation
- 4. Clear Screen
- 5. Power up V<sub>CC\_C</sub>
- 6. Delay 100ms
- (When V<sub>CC\_C</sub> is stable)
- 7. Send Display on command

#### 6.2.2 POWER DOWN SEQUENCE:

- 1. Send Display off command
- 2. Power down  $V_{CC\_C}$
- 3. Delay 100ms (When V<sub>CC\_C</sub> reaches 0 and panel is completely discharged)
- 4. Power down  $V_{DD\&} V_{DDIO}$



Note:

1) Since an ESD protection circuit is connected between  $V_{DD}$  and  $V_{CC_C}$  inside the driver IC,  $V_{CC_C}$  becomes lower than  $V_{DD\&} V_{DDIO}$  whenever  $V_{DD\&} V_{DDIO}$  is ON and  $V_{CC_C}$  is OFF.

2) VCC should be kept float (disabled) when it is OFF.

3) Power Pins ( $V_{DD}$ ,  $V_{DDIO}$ ,  $V_{CC_C}$ ) can never be pulled to ground under any circumstance.

4)  $V_{DD \&} V_{DDIO}$  should not be power down before  $V_{CC_C}$  is powered down.

| Product No. | DD-9696FC-2A | REV. D | ] | Dago | 18/32 |
|-------------|--------------|--------|---|------|-------|
| Flouuct No. |              |        |   | Page | 10/32 |



# 6.3 RESET CIRCUIT

When RSTB input is low, the chip is initialized with the following status:

- 1. Standby Mode: On
- 2. Frame Frequency: 95Hz
- 3. Oscillation: Internal Oscillator Off
- 4. DDRAM Write Horizontal Address: XS = 0x00, XE = 0x5F
- 5. DDRAM Write Vertical Address: YS = 0x00, YE = 0x5F
- 6. Display Data RAM Write: MDIR1 = 0, MDIR0 = 0, VH = 0
- 7. Row Scan Shift Direction: R0, R1, ..., R94, R95
- 8. Column Data Shift Direction: C0, C1, ..., C286, C287
- 9. Display On/Off: Off
- 10. Panel Display Size: FX = 0x00, TX = 0x5F, FY = 0x00, TY = 0x5F
- 11. Display Data RAM Read Column/Row Address: DX = 0x00, DY = 0x00
- 12. Discharge Time: 8 Clock
- 13. Peak Pulse Delay: 5 Clock
- 14. Peak Pulse Width Time (R/G/B): 5 Clock
- 15. Precharge Current (R/G/B): 0uA
- 16. Driving Current (R/G/B): 0uA

| Product No. | DD-9696FC-2A | REV. D | Daga | 10/32 |
|-------------|--------------|--------|------|-------|
| Product No. |              |        | Page | 19/32 |

# DENSITRON®

# 6.4 ACTUAL APPLICATION EXAMPLE

#### Command usage and explanation of an actual example

<Power up Sequence>



| Product No. | DD-9696FC-2A | REV. D | ] | Daga | 20/32 |
|-------------|--------------|--------|---|------|-------|
| Product No. |              |        |   | Page | 20732 |





If the noise is accidentally occurred at the displaying window during the operation, please reset the display in order to recover the display function.

<Power down Sequence>





<Exiting Sleep Mode>



| Product No. | DD-9696FC-2A | REV. D | Daga | 21/22 |
|-------------|--------------|--------|------|-------|
| Product No. |              |        | Page | 21/32 |





| Item          |            |     | Quantity                                 |
|---------------|------------|-----|------------------------------------------|
| Module        |            | 675 | per Primary Box                          |
| Holding Trays | (A)        | 15  | per Primary Box                          |
| Total Trays   | <b>(B)</b> | 16  | per Primary Box (Including 1 Empty Tray) |
| Primary Box   | (C)        | 1~4 | per Carton (4 as Major / Maximum)        |

| Product No  | DD-9696FC-2A | REV. D | Daga | 22/22 |
|-------------|--------------|--------|------|-------|
| Flouuct No. |              |        | Fage | 22/32 |



# 6.5 LABELLING & MARKING

DENSITRON DD-9696FC-1A TW YY MM

# 7 QUALITY ASSURANCE SPECIFICATION

## 7.1 CONFORMITY

The performance, function and reliability of the shipped products conform to the Product Specification.

## 7.2 DELIVERY ASSURANCE

#### 7.2.1 DELIVERY INSPECTION STANDARDS

IPC-AA610, class 2 electronic assemblies standard

#### 7.2.2 Zone definition



#### 7.2.3 Visual inspection

Test and measurement to be conducted under following conditions:

| Temperature:                                                  | 23±5°C         |  |  |
|---------------------------------------------------------------|----------------|--|--|
| Humidity:                                                     | $55\pm15\%$ RH |  |  |
| Fluorescent lamp:                                             | 30 W           |  |  |
| Distance between the Panel & Eyes of the Inspector:           | ≧30cm          |  |  |
| Distance between the Panel & the lamp:                        | ≧50cm          |  |  |
| Finger glove (or finger cover) must be worn by the inspector. |                |  |  |

Inspection table or jig must be anti-electrostatic

| Droduct No  | DD-9696FC-2A | REV. D | ] | Daga | 22/22 |
|-------------|--------------|--------|---|------|-------|
| Product No. |              |        |   | Page | 23/32 |



## 7.2.4 Standard of appearance inspection

| Partition | AQL  | Definition                              |
|-----------|------|-----------------------------------------|
| Major     | 0.65 | Defects in Pattern Check (Display On)   |
| Minor     | 1.0  | Defects in Cosmetic Check (Display Off) |

| Check Item                | Classification | Criteria                                                       |
|---------------------------|----------------|----------------------------------------------------------------|
| Panel<br>General Chipping | Minor          | X > 6 mm (Along with Edge)<br>Y > 1 mm (Perpendicular to edge) |

| Product No. | DD-9696FC-2A | REV. D | Daga | 24/22   |
|-------------|--------------|--------|------|---------|
| Product No. |              |        | Page | 24 / 32 |



| Check Item                                                       | <b>Classification</b> | Criteria                              |
|------------------------------------------------------------------|-----------------------|---------------------------------------|
| Panel Crack                                                      | Minor                 | Any crack is not allowable.           |
| Copper Exposed<br>(Even Pin or Film)                             | Minor                 | Not Allowable by Naked Eye Inspection |
| Film or Trace Damage                                             | Minor                 |                                       |
| Terminal Lead Prober Mark                                        | Acceptable            |                                       |
| Glue or Contamination on Pin<br>(Couldn't Be Removed by Alcohol) | Minor                 |                                       |
| Ink Marking on Back Side of panel<br>(Exclude on Film)           | Acceptable            | Ignore for Any                        |

| Product No. | DD-9696FC-2A | REV. D | ] | Daga | 25/22 |
|-------------|--------------|--------|---|------|-------|
| Product No. |              |        |   | Page | 25/32 |



| Check Item                                              | <b>Classification</b> | Criteria |
|---------------------------------------------------------|-----------------------|----------|
| Bright Line                                             | Major                 |          |
| Missed Line                                             | Major                 |          |
| Pixel Short                                             | Major                 |          |
| Darker Pixel                                            | Major                 | $\odot$  |
| Wrong Display                                           | Major                 |          |
| Un-Uniform<br>(Luminance Variation within a<br>Display) | Major                 |          |

| Product No. | DD-9696FC-2A | REV. D | Page | 26/22 |
|-------------|--------------|--------|------|-------|
| Product No. |              |        | Page | 26/32 |



# 7.3 DEALING WITH CUSTOMER COMPLAINTS

#### 7.3.1 Non-conforming analysis

Purchaser should supply Densitron with detailed data of non-conforming sample. After accepting it, Densitron should complete the analysis in two weeks from receiving the sample.

If the analysis cannot be completed on time, Densitron must inform the purchaser.

#### 7.3.2 Handling of non-conforming displays

If any non-conforming displays are found during customer acceptance inspection which Densitron is clearly responsible for, return them to Densitron.

Both Densitron and customer should analyse the reason and discuss the handling of nonconforming displays when the reason is not clear.

Equally, both sides should discuss and come to agreement for issues pertaining to modification of Densitron quality assurance standard.

| Product No  | DD-9696FC-2A | REV. D | ] | Dago | 27/22 |
|-------------|--------------|--------|---|------|-------|
| Product No. |              |        |   | Page | 21/32 |



# 8 RELIABILITY SPECIFICATION

# 8.1 RELIABILITY TESTS

| Test Item                                              | Test Condition                                             | Evaluation and assessment                   |
|--------------------------------------------------------|------------------------------------------------------------|---------------------------------------------|
| High Temperature Operation                             | 70 °C, 240 hours                                           | No abnormalities in function and appearance |
| Low Temperature Operation                              | -40 °C, 240 hours                                          | No abnormalities in function and appearance |
| High Temperature Storage                               | 85 °C, 240 hours                                           | No abnormalities in function and appearance |
| Low Temperature Storage                                | -40 °C, 240 hours                                          | No abnormalities in function and appearance |
| High Temperature & High<br>Humidity Storage(Operation) | 60 °C, 90% RH, 120 hours                                   | No abnormalities in function and appearance |
| Thermal Shock                                          | 24 cycle of<br>-40 ℃ 1 Hour,<br>R.T. 5 min,<br>85 ℃ 1 Hour | No abnormalities in function and appearance |

• The samples used for above tests do not include polarizer.

• No moisture condensation is observed during tests.

#### 8.1.1 FAILURE CHECK STANDARD

After the completion of the described reliability test, the samples were left at room temperature for 2 hrs prior to conducting the failure teat at  $23\pm5$  °C;  $55\pm15\%$  RH

# 8.2 FAILURE CHECK STANDARD

After the completion of the described reliability test, the samples were left at room temperature for 2 hrs prior to conducting the failure test at  $23 \pm 5$  °C;  $55 \pm 15$ % RH.

| Product No. | DD-9696FC-2A | REV. D | Dego | 20/22 |
|-------------|--------------|--------|------|-------|
| Product No. |              |        | Page | 28/32 |



# **9 HANDLING PRECAUTIONS**

# 9.1 HANDLING PRECAUTIONS

- 1) Since the display panel is being made of glass, do not apply mechanical impacts such us dropping from a high position.
- 2) If the display panel is broken by some accident and the internal organic substance leaks out, be careful not to inhale nor lick the organic substance.
- 3) If pressure is applied to the display surface or its neighborhood of the OEL display module, the cell structure may be damaged and be careful not to apply pressure to these sections.
- 4) The polarizer covering the surface of the OEL display module is soft and easily scratched. Please be careful when handling the OEL display module.
- 5) When the surface of the polarizer of the OEL display module has soil, clean the surface. It takes advantage of by using following adhesion tape.

\* Scotch Mending Tape No. 810 or an equivalent

Never try to breathe upon the soiled surface nor wipe the surface using cloth containing solvent such as ethyl alcohol, since the surface of the polarizer will become cloudy.

Also, pay attention that the following liquid and solvent may spoil the polarizer: \* Water

- \* Ketone
- \* Aromatic Solvents
- 6) Hold OEL display module very carefully when placing OEL display module into the system housing. Do not apply excessive stress or pressure to OEL display module. And, do not over bend the film with electrode pattern layouts. These stresses will influence the display performance. Also, secure sufficient rigidity for the outer cases.



- 7) Do not apply stress to the LSI chips and the surrounding molded sections.
- 8) Do not disassemble nor modify the OEL display module.
- 9) Do not apply input signals while the logic power is off.
- 10) Pay sufficient attention to the working environments when handing OEL display modules to prevent occurrence of element breakage accidents by static electricity.
  - \* Be sure to make human body grounding when handling OEL display modules.
  - \* Be sure to ground tools to use or assembly such as soldering irons.

\* To suppress generation of static electricity, avoid carrying out assembly work under dry environments.

| Product No. | DD-9696FC-2A | REV. D | Daga | 20/22 |
|-------------|--------------|--------|------|-------|
| Product No. |              |        | Page | 29/32 |



\* Protective film is being applied to the surface of the display panel of the OEL display module. Be careful since static electricity may be generated when exfoliating the protective film.

- 11) Protection film is being applied to the surface of the display panel and removes the protection film before assembling it. At this time, if the OEL display module has been stored for a long period of time, residue adhesive material of the protection film may remain on the surface of the display panel after removed of the film. In such case, remove the residue material by the method introduced in the above Section 5).
- 12) If electric current is applied when the OEL display module is being dewed or when it is placed under high humidity environments, the electrodes may be corroded and be careful to avoid the above.

# 9.2 STORAGE PRECAUTIONS

1) When storing OEL display modules, put them in static electricity preventive bags avoiding exposure to direct sun light nor to lights of fluorescent lamps, etc. and, also, avoiding high temperature and high humidity environments or low temperature (less

than  $0^{\circ}$ C) environments. (We recommend you to store these modules in the packaged state when they were shipped from Densitron Technologies Plc.) At that time, be careful not to let water drops adhere to the packages or bags nor let dewing occur with them.

2) If electric current is applied when water drops are adhering to the surface of the OEL display module, when the OEL display module is being dewed or when it is placed under high humidity environments, the electrodes may be corroded and be careful about the above.

# 9.3 DESIGNING PRECAUTIONS

- 1) The absolute maximum ratings are the ratings which cannot be exceeded for OEL display module, and if these values are exceeded, panel damage may be happen.
- 2) To prevent occurrence of malfunctioning by noise, pay attention to satisfy the VIL and VIH specifications and, at the same time, to make the signal line cable as short as possible.
- 3) We recommend you to install excess current preventive unit (fuses, etc.) to the power circuit (VDD). (Recommend value: 0.5A)
- 4) Pay sufficient attention to avoid occurrence of mutual noise interference with the neighboring devices.
- 5) As for EMI, take necessary measures on the equipment side basically.
- 6) When fastening the OEL display module, fasten the external plastic housing section.
- 7) If power supply to the OEL display module is forcibly shut down by such errors as taking out the main battery while the OEL display panel is in operation, we cannot guarantee the quality of this OEL display module.
- 8) The electric potential to be connected to the rear face of the IC chip should be as follows: US2066

\* Connection (contact) to any other potential than the above may lead to rupture of the IC.

| Droduct No. | DD-9696FC-2A | REV. D | ] | Dago | 30/32 |
|-------------|--------------|--------|---|------|-------|
| Product No. |              |        |   | Page | 30/32 |



# 9.4 OTHER PRECAUTIONS

- 1) When an OEL display module is operated for a long of time with fixed pattern may remain as an after image or slight contrast deviation may occur. Nonetheless, if the operation is interrupted and left unused for a while, normal state can be restored. Also, there will be no problem in the reliability of the module.
- 2) To protect OEL display modules from performance drops by static electricity rapture, etc., do not touch the following sections whenever possible while handling the OEL display modules.

\* Pins and electrodes

\* Pattern layouts such as the FPC

3) With this OEL display module, the OEL driver is being exposed. Generally speaking, semiconductor elements change their characteristics when light is radiated according to the principle of the solar battery. Consequently, if this OEL driver is exposed to light, malfunctioning may occur.

\* Design the product and installation method so that the OEL driver may be shielded from light in actual usage.

\* Design the product and installation method so that the OEL driver may be shielded from light during the inspection processes.

- 4) Although this OEL display module stores the operation state data by the commands and the indication data, when excessive external noise, etc. enters into the module, the internal status may be changed. It therefore is necessary to take appropriate measures to suppress noise generation or to protect from influences of noise on the system design.
- 5) We recommend you to construct its software to make periodical refreshment of the operation statuses (re-setting of the commands and re-transference of the display data) to cope with catastrophic noise.

## 9.5 PRECAUTIONS WHEN DISPOSING OF THE OEL DISPLAY MODULES

1) Request the qualified companies to handle industrial wastes when disposing of the OEL display modules. Or, when burning them, be sure to observe the environmental and hygienic laws and regulations.

| Product No. | DD-9696FC-2A | REV. D | Daga | 21/22 |
|-------------|--------------|--------|------|-------|
| Product No. |              |        | Page | 31/32 |



# **10 SUPPORTED ACCESSORIES**

# 10.1 DUO KIT

Densitron has developed an easy to use yet powerful development and demonstration tool for driving its range of Passive matrix OLED displays from the USB port of a PC. DUO (Densitron USB OLED) kit is hot pluggable and does not require extra cables or power supply to run, allowing users to be up and running in minutes.

The kit consists of an OLED display with transition Board, USB controller card, mini USB cable and a CD with software application and drivers.



#### Part number: UNDER DEVELOPMENT

## **10.2 TRANSITION BOARD CARD**

A Transition board card is like a daughterboard which is meant to be a circuit board for connections between the baseboards (V-DUO and DUO).

It has connector pins for interfacing between the display and the baseboards.

It also includes the OLED display.

#### Part number: UNDER DEVELOPMENT

# 10.3 CONNECTOR BOARD CARD

A Connector board is a daughterboard which allows a connection between customer's microprocessor or microcontroller (customer's system) to the display. **Part number: EVK-CONNECT-033** 

# **10.4 CONNECTOR**

Type: hot bar soldering process No. of connections: 34 Pitch: 0.70mm

| Product No. | DD-9696FC-2A | REV. D | ] | Daga | 22/22 |
|-------------|--------------|--------|---|------|-------|
| Product No. |              |        |   | Page | 32/32 |